Employing layout-templates for synthesis of analog systems

Hua Tang, Alex Doboli

Research output: Chapter in Book/Report/Conference proceedingConference contribution

4 Scopus citations

Abstract

This paper presents an original methodology for layout-aware synthesis of analog systems. Layout parasitics (including capacitance, resistance and inductance) have a critical influence on system performances i.e. speed, bandwidth etc. We discuss the usage of layout templates during an exploration-based synthesis methodology that performs combined system parameter search, floorplanning and global routing. Predefined templates express the relative position of block and wires so that routing parasitics can be fastly extracted and considered during synthesis. The paper also presents the selection of the best layout template from a set of possible candidates. Two case studies are presented to exemplify the usage of layout templates for synthesis.

Original languageEnglish (US)
Title of host publicationMidwest Symposium on Circuits and Systems
Volume2
StatePublished - Dec 1 2002
Event2002 45th Midwest Symposium on Circuits and Systems - Tulsa, OK, United States
Duration: Aug 4 2002Aug 7 2002

Other

Other2002 45th Midwest Symposium on Circuits and Systems
Country/TerritoryUnited States
CityTulsa, OK
Period8/4/028/7/02

Fingerprint

Dive into the research topics of 'Employing layout-templates for synthesis of analog systems'. Together they form a unique fingerprint.

Cite this