TY - JOUR
T1 - Ultra-low-power DLMS adaptive filter for hearing aid applications
AU - Kim, Chris Hyung Il
AU - Soeleman, Hendrawan
AU - Roy, Kaushik
PY - 2003/12/1
Y1 - 2003/12/1
N2 - We present an ultra-low-power, delayed least mean square (DLMS) adaptive filter operating in the subthreshold region for hearing aid applications. Subthreshold operation was accomplished by using a parallel architecture with pseudo nMOS logic style. The parallel architecture enabled us to operate the system at a lower clock rate and reduced supply voltage while maintaining the same throughput. Pseudo nMOS logic operating in the subthreshold region (subpseudo nMOS) provided better power-delay product than subthreshold CMOS (sub-CMOS) logic. Simulation results show that the DLMS adaptive filter can operate at 22 kHz using a 400-mV supply voltage to achieve 91% improvement in power compared to a nonparallel, CMOS implementation. To validate the robust operation of subthreshold logics, a 0.35 μm, 23.1 kHz, 21.4 nW, 8 × 8 carry save array multiplier test chip was fabricated where an adaptive body biasing scheme is used for compensating process, supply and temperature variations. The test chip showed stable operation at a supply voltage of 0.30 V, which is even lower than the threshold voltages of the pMOS (0.82 V) and nMOS (0.67 V) transistors.
AB - We present an ultra-low-power, delayed least mean square (DLMS) adaptive filter operating in the subthreshold region for hearing aid applications. Subthreshold operation was accomplished by using a parallel architecture with pseudo nMOS logic style. The parallel architecture enabled us to operate the system at a lower clock rate and reduced supply voltage while maintaining the same throughput. Pseudo nMOS logic operating in the subthreshold region (subpseudo nMOS) provided better power-delay product than subthreshold CMOS (sub-CMOS) logic. Simulation results show that the DLMS adaptive filter can operate at 22 kHz using a 400-mV supply voltage to achieve 91% improvement in power compared to a nonparallel, CMOS implementation. To validate the robust operation of subthreshold logics, a 0.35 μm, 23.1 kHz, 21.4 nW, 8 × 8 carry save array multiplier test chip was fabricated where an adaptive body biasing scheme is used for compensating process, supply and temperature variations. The test chip showed stable operation at a supply voltage of 0.30 V, which is even lower than the threshold voltages of the pMOS (0.82 V) and nMOS (0.67 V) transistors.
KW - Adaptive filter
KW - Parallel architecture
KW - Subpseudo nMOS
KW - Subthreshold CMOS (sub-CMOS)
KW - Subthreshold operation
UR - http://www.scopus.com/inward/record.url?scp=0742286681&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=0742286681&partnerID=8YFLogxK
U2 - 10.1109/TVLSI.2003.819573
DO - 10.1109/TVLSI.2003.819573
M3 - Article
AN - SCOPUS:0742286681
VL - 11
SP - 1058
EP - 1067
JO - IEEE Transactions on Very Large Scale Integration (VLSI) Systems
JF - IEEE Transactions on Very Large Scale Integration (VLSI) Systems
SN - 1063-8210
IS - 6
ER -